{"id":5,"date":"2017-03-24T06:57:13","date_gmt":"2017-03-24T06:57:13","guid":{"rendered":"http:\/\/kuruvilla.dese.iisc.ac.in\/?page_id=5"},"modified":"2024-04-24T10:50:15","modified_gmt":"2024-04-24T05:20:15","slug":"home","status":"publish","type":"page","link":"https:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/","title":{"rendered":"Home"},"content":{"rendered":"<p>[et_pb_section fb_built=&#8221;1&#8243; admin_label=&#8221;section&#8221; _builder_version=&#8221;3.22&#8243; custom_padding=&#8221;54px|0px|4px|0px&#8221; transparent_background=&#8221;off&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;off&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][et_pb_row _builder_version=&#8221;3.25&#8243; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;off&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][et_pb_column type=&#8221;4_4&#8243; _builder_version=&#8221;3.0.47&#8243; custom_padding=&#8221;|||&#8221; custom_padding__hover=&#8221;|||&#8221;][et_pb_text _builder_version=&#8221;3.27.4&#8243; text_font=&#8221;Cardo||||&#8221; header_font=&#8221;Cardo||||&#8221; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; use_border_color=&#8221;off&#8221; border_style=&#8221;solid&#8221;]<\/p>\n<h1>Kuruvilla Varghese<\/h1>\n<p>[\/et_pb_text][\/et_pb_column][\/et_pb_row][et_pb_row column_structure=&#8221;1_4,3_4&#8243; admin_label=&#8221;row&#8221; _builder_version=&#8221;3.25&#8243; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; custom_padding=&#8221;24.45px|0px|22px|0px&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;off&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][et_pb_column type=&#8221;1_4&#8243; _builder_version=&#8221;3.0.47&#8243; custom_padding=&#8221;|||&#8221; custom_padding__hover=&#8221;|||&#8221;][et_pb_image src=&#8221;http:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/wp-content\/uploads\/sites\/8\/2024\/04\/KV-Snap-Feb-2024.jpg&#8221; align_tablet=&#8221;center&#8221; align_phone=&#8221;&#8221; align_last_edited=&#8221;on|desktop&#8221; _builder_version=&#8221;4.9.0&#8243; animation_style=&#8221;slide&#8221; animation_direction=&#8221;left&#8221; animation_duration=&#8221;500ms&#8221; animation_intensity_slide=&#8221;10%&#8221; hover_enabled=&#8221;0&#8243; use_border_color=&#8221;off&#8221; border_color=&#8221;#ffffff&#8221; border_width=&#8221;1px&#8221; border_style=&#8221;solid&#8221; sticky=&#8221;off&#8221; always_center_on_mobile=&#8221;on&#8221; title_text=&#8221;KV Snap Feb 2024&#8243; sticky_enabled=&#8221;0&#8243;]<\/p>\n<p>\n&nbsp;<\/p>\n<p>[\/et_pb_image][\/et_pb_column][et_pb_column type=&#8221;3_4&#8243; _builder_version=&#8221;3.0.47&#8243; custom_padding=&#8221;|||&#8221; custom_padding__hover=&#8221;|||&#8221;][et_pb_text _builder_version=&#8221;3.27.4&#8243; text_line_height=&#8221;1em&#8221; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; use_border_color=&#8221;off&#8221; border_style=&#8221;solid&#8221;]<\/p>\n<p>\nDepartment of Electronic Systems Engineering (DESE),<\/p>\n<p>Indian Institute of Science (IISc), Bangalore 560 012. India.<\/p>\n<p>Tel: + 91 80 2293 3092. Email: <a href=\"mailto:kuru@iisc.ac.in\">kuru@iisc.ac.in<\/a>.<\/p>\n<p>Web: <a href=\"http:\/\/kuruvilla.dese.iisc.ac.in\/\">http:\/\/kuruvilla.dese.iisc.ac.in\/<\/a><\/p>\n<p>[\/et_pb_text][et_pb_text admin_label=&#8221;Area of Work&#8221; _builder_version=&#8221;3.27.4&#8243; header_text_color=&#8221;#0b36c4&#8243; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; use_border_color=&#8221;off&#8221; border_style=&#8221;solid&#8221;]<\/p>\n<h3><span class=\"txt1\">Area of Work<\/span><\/h3>\n<p><span class=\"txt2\">Computer Networks, Digital VLSI, Embedded Systems<\/span><\/p>\n<p>[\/et_pb_text][et_pb_text admin_label=&#8221;Area of Work&#8221; _builder_version=&#8221;4.9.0&#8243; header_text_color=&#8221;#0b36c4&#8243; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; use_border_color=&#8221;off&#8221; border_style=&#8221;solid&#8221;]<\/p>\n<h3><a href=\"https:\/\/labs.dese.iisc.ac.in\/rclab\/\" target=\"_blank\" rel=\"noopener noreferrer\" title=\"Reconfigurable Computing Lab\"><span style=\"color: #2ea3f2\">Reconfigurable Computing Lab<\/span><\/a><\/h3>\n<p>High Performance Hardware Architectures<\/p>\n<p>[\/et_pb_text][\/et_pb_column][\/et_pb_row][\/et_pb_section][et_pb_section fb_built=&#8221;1&#8243; module_id=&#8221;E3&#8243; _builder_version=&#8221;4.9.0&#8243; custom_padding=&#8221;3px|0px|0px|0px&#8221; transparent_background=&#8221;off&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;on&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][et_pb_row _builder_version=&#8221;3.25&#8243; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;off&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][et_pb_column type=&#8221;4_4&#8243; _builder_version=&#8221;3.0.47&#8243; custom_padding=&#8221;|||&#8221; custom_padding__hover=&#8221;|||&#8221;][et_pb_text admin_label=&#8221;E3 231&#8243; _builder_version=&#8221;3.27.4&#8243; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; text_orientation=&#8221;justified&#8221; use_border_color=&#8221;off&#8221; border_style=&#8221;solid&#8221;]<\/p>\n<h2>E3 231 (JAN) 2:1 Digital Systems Design with FPGAs<\/h2>\n<p>Introduction to Digital design; Hierarchical design, controller (FSM), case study, FSM issues, timing issues, pipelining, resource sharing, metastability, synchronization, MTBF Analysis, setup\/hold time of various types of flip-flops, synchronization between multiple clock domains, reset recovery, proper resets. VHDL: different models, simulation cycles, process, concurrent and sequential statements, loops, delay models, library, packages, functions, procedures, coding for synthesis, test bench. FPGA: logic block and routing architecture, design methodology, special resources, Xilinx 7 Series FPGA architecture, programming FPGA, constraints, STA, timing closure, case study.<\/p>\n<p>[\/et_pb_text][et_pb_text admin_label=&#8221;E3 231&#8243; _builder_version=&#8221;3.27.4&#8243; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; text_orientation=&#8221;justified&#8221; use_border_color=&#8221;off&#8221; border_style=&#8221;solid&#8221;]<\/p>\n<h2>E3 245 (AUG) 2:1\u00a0Processor System Design<\/h2>\n<p>IIntroduction: Performance and Benchmarking, Basic Processor Architecture, Instruction Set Design, Datapath and Controller, Timing, Pipelining. CISC Processor Design: Architecture, Design. RISC Processor Design: single cycle implementation, multi cycle implementation, pipelined implementation, exception and hazards handling, RISC-V. Memory Hierarchy: Cache, Paging, TLB. Bus: Bus Topologies, AHB, APB, AXI Bus Protocols, Bus Interface.<\/p>\n<p>&nbsp;<\/p>\n<h2>NPTEL Video Course: Digital System Design with PLDs and FPGAs<\/h2>\n<p><a href=\"http:\/\/nptel.ac.in\/courses\/117108040\/\" target=\"_blank\" rel=\"noopener noreferrer\">Course at NPTEL Site<\/a><\/p>\n<p><a href=\"http:\/\/www.youtube.com\/watch?v=4WCT9pkU60s&amp;list=PLbMVogVj5nJSY-1XxFHgwgtj2F7mB7NuV\" target=\"_blank\" rel=\"noopener noreferrer\">Course at YouTube<\/a><\/p>\n<p>[\/et_pb_text][\/et_pb_column][\/et_pb_row][\/et_pb_section][et_pb_section fb_built=&#8221;1&#8243; module_id=&#8221;Publications&#8221; _builder_version=&#8221;3.22&#8243; custom_padding=&#8221;2px|0px|2px|0px&#8221; transparent_background=&#8221;off&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;on&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][et_pb_row _builder_version=&#8221;3.25&#8243; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;off&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][et_pb_column type=&#8221;4_4&#8243; _builder_version=&#8221;3.0.47&#8243; custom_padding=&#8221;|||&#8221; custom_padding__hover=&#8221;|||&#8221;][et_pb_text disabled_on=&#8221;on|off|off&#8221; admin_label=&#8221;Publications&#8221; _builder_version=&#8221;4.9.0&#8243; text_line_height=&#8221;1.8em&#8221; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; text_orientation=&#8221;justified&#8221; use_border_color=&#8221;off&#8221; border_style=&#8221;solid&#8221;]<\/p>\n<h1><span style=\"font-size: 30px\">Publications<\/span><\/h1>\n<p>&nbsp;<\/p>\n<ol>\n<li>\n<p><span>Ajay S, Praveen V S and Kuruvilla Varghese, \u201cAn FPGA based Accelerator of the Bi-directional Wavefront Algorithm for Pairwise Sequence Alignment\u201d,19th IEEE Asia Pacific Conference on Circuits and Systems (APCCAS 2023), Hyderabad, 19-22 November 2023.<\/span><\/p>\n<\/li>\n<li>\n<p><span><\/span><span>Sadhu Sai Ram and Kuruvilla Varghese, \u201cEfficient Hardware Design of Parameterized Posit Multiplier and Posit Adder\u201d,19th IEEE Asia Pacific Conference on Circuits and Systems (APCCAS 2023), Hyderabad, 19-22 November 2023.<\/span><\/p>\n<\/li>\n<li>\n<p><span><\/span><span>Bhanu Prasad A and Kuruvilla Varghese, \u201cHigh Throughput Hardware Acceleration for Image Generation using HLS\u201d,19th IEEE Asia Pacific Conference on Circuits and Systems (APCCAS 2023), Hyderabad, 19-22 November 2023.<\/span><\/p>\n<\/li>\n<li>Madhu Ennampelli and Kuruvilla Varghese, \u201cResource Efficient TCAM Implementation using SRAM\u201d, IEEE EDS Mini-Colloquium and 3rd International Conference on Micro\/Nanoelectronics Devices, Circuits, and Systems (MNDCS-2023), NIT Silchar, Assam, India. 29-31 Jan 2023. (Honorable Mention Award)\n<p><span><a href=\"https:\/\/link.springer.com\/chapter\/10.1007\/978-981-99-4495-8_15\">https:\/\/link.springer.com\/chapter\/10.1007\/978-981-99-4495-8_15<\/a><\/span><\/p>\n<\/li>\n<li>Sajin S, Shubham Sunil Garag, Anuj Phegade, Deepshikha Gusain, and Kuruvilla Varghese \u201cDesign of a Multi-Core Compatible Linux Bootable 64-bit Out-of-Order RISC-V Processor Core&#8221;, 2023 36th International Conference on VLSI Design and 2023 22nd International Conference on Embedded Systems (VLSID), 2023, Hyderabad, India, 8-12 Jan 2023.\n<p><span><a href=\"https:\/\/ieeexplore.ieee.org\/document\/10089948\">https:\/\/ieeexplore.ieee.org\/document\/10089948<\/a><\/span><\/p>\n<\/li>\n<li>\n<p>Ramakant Joshi, Kuruvilla Varghese, &#8220;High-Level Synthesis of Geant4 Particle Transport Application for FPGA&#8221; 25th Euromicro Conference on Digital System Design (DSD), 2022, pp. 75-83, DOI: 10.1109\/DSD57027.2022.00020<br \/><a href=\"https:\/\/ieeexplore.ieee.org\/document\/9996703\">https:\/\/ieeexplore.ieee.org\/document\/9996703<\/a><\/p>\n<\/li>\n<li>V. Naveen Chander, Kuruvilla Varghese, &#8220;A Soft RISC-V Vector Processor for Edge-AI&#8221;, 2022 35th International Conference on VLSI Design and 2022 21st International Conference on Embedded Systems (VLSID), 2022, pp. 263-268, DOI: 10.1109\/VLSID2022.2022.00058<br \/><a href=\"https:\/\/ieeexplore.ieee.org\/document\/9885953\">https:\/\/ieeexplore.ieee.org\/document\/9885953<\/a><\/li>\n<li>\n<p>Dola Ram, Suraj Panwar, Kuruvilla Varghese, &#8221; Hardware Accelerator for Capsule Network based Reinforcement Learning&#8221;, 2022 35th International Conference on VLSI Design and 2022 21st International Conference on Embedded Systems (VLSID), 2022, pp. 162-167, DOI: 10.1109\/VLSID2022.2022.00041 (Nripendra Nath Biswas Best Student Paper Award)<br \/><a href=\"https:\/\/ieeexplore.ieee.org\/document\/9885863\">https:\/\/ieeexplore.ieee.org\/document\/9885863<\/a><\/p>\n<\/li>\n<li>A. Antony, Devi. A, and K. Varghese, &#8220;High Throughput Hardware for Hoeffding Tree Algorithm with Adaptive Naive Bayes Predictor,&#8221; 2021 6th International Conference for Convergence in Technology (I2CT), 2021, pp. 1-6, doi: 10.1109\/I2CT51068.2021.9418100.<br \/><a href=\"https:\/\/ieeexplore.ieee.org\/document\/9418100\">https:\/\/ieeexplore.ieee.org\/document\/9418100<\/a><\/li>\n<li>Gokulan T, Akshay Muraleedharan, and Kuruvilla Varghese, &#8220;Design of a 32-bit, dual pipeline superscalar RISC-V processor on FPGA&#8221; Euromicro Conference on Digital System Design (DSD) 2020, Virtual Event, 26-28 August 2020, pp. 340-343, DOI: 10.1109\/DSD51259.2020.00062<\/li>\n<li style=\"list-style-type: none\"><a href=\"https:\/\/ieeexplore.ieee.org\/document\/9217851\/\">https:\/\/ieeexplore.ieee.org\/document\/9217851<\/a><\/li>\n<li>A. Birari, P. Birla, K. Varghese and A. Bharadwaj, &#8220;A RISC-V ISA Compatible Processor IP,&#8221; 2020 24th International Symposium on VLSI Design and Test (VDAT), Bhubaneswar, India, 2020, pp. 1-6, DOI: 10.1109\/VDAT50263.2020.9190558\n<p><a href=\"https:\/\/ieeexplore.ieee.org\/document\/9190558\/\">https:\/\/ieeexplore.ieee.org\/document\/9190558<\/a><\/p>\n<\/li>\n<li>Nimish Shah, Paragkumar Chaudhari, and Kuruvilla Varghese, &#8220;Runtime Programmable and Memory Bandwidth Optimized FPGA-Based Coprocessor for Deep Convolutional Neural Network&#8221;, IEEE Transactions on Neural Networks and Learning Systems, Volume 29, Issue 12, pp. 5922-5934, December 2018, DOI: 10.1109\/TNNLS.2018.2815085\n<p><a href=\"https:\/\/ieeexplore.ieee.org\/document\/8333773\/\">https:\/\/ieeexplore.ieee.org\/document\/8333773\/<\/a><\/p>\n<\/li>\n<li>Sajna Remi Clere, Sachin Sethumadhavan, Kuruvilla Varghese, &#8220;FPGA Based Reconfigurable Coprocessor for Deep Convolutional Neural Network Training&#8221;, 2018 21st Euromicro Conference on Digital System Design (DSD), Prague, Czech Republic, August 2018, pp. 381-388, DOI: 10.1109\/DSD.2018.00072\n<p><a href=\"https:\/\/ieeexplore.ieee.org\/document\/8491843\/\">https:\/\/ieeexplore.ieee.org\/document\/8491843\/<\/a><\/p>\n<\/li>\n<li>Suseela Budi, Pradeep Gupta, Kuruvilla Varghese, Amrutur Bharadwaj, \u201cA RISC-V ISA Compatible Processor IP for SoC\u201d, 2018 International Symposium on Devices, Circuits and Systems (ISDCS), Indian Institute of Engineering Science and Technology, Shibpur, March 29-31 2018, pp. 1-5, Kolkata, India. DOI: 10.1109\/ISDCS.2018.8379629\n<p><a href=\"https:\/\/ieeexplore.ieee.org\/document\/8379629\/\">https:\/\/ieeexplore.ieee.org\/document\/8379629\/<\/a><\/p>\n<\/li>\n<li>A. Dey, S. Jose, K. Varghese and S. G. Srinivasa, \u201cA High-throughput Clock-less Architecture for Soft-Output Viterbi Detection\u201d, 60th IEEE International Midwest Symposium on Circuits and Systems, Boston, USA, Aug. 2017, pp. 779-782, DOI: 10.1109\/MWSCAS.2017.8053039\n<p><a href=\"https:\/\/ieeexplore.ieee.org\/document\/8053039\">https:\/\/ieeexplore.ieee.org\/document\/8053039\/<\/a><\/p>\n<\/li>\n<li>Kavya Sharat, Sumeet Bandishte, Kuruvilla Varghese, Amrutur Bharadwaj, &#8220;A Custom Designed RISC-V ISA Compatible Processor for SoC&#8221;, 21st International Symposium on VLSI Design and Test (VDAT-2017), 29 June &#8211; 2 July 2017, IIT Roorkee, India, 29 June &#8211; 2 July 2017, Communications in Computer and Information Science, vol 711. Springer, Singapore, pp. 570-577, DOI: https:\/\/doi.org\/10.1007\/978-981-10-7470-7_55\n<p><a href=\"https:\/\/link.springer.com\/chapter\/10.1007\/978-981-10-7470-7_55\">https:\/\/link.springer.com\/chapter\/10.1007\/978-981-10-7470-7_55<\/a><\/p>\n<\/li>\n<li>Pradeep Gupta, Suseela Budi, Kuruvilla Varghese, and Amrutur Bhardwaj, &#8220;A RISC-V Compatible Processor Ip for SoC&#8221;, RISC-V International Conference, April 2017, IIT Madras, Chennai.\n<p><a href=\"http:\/\/rise.cse.iitm.ac.in\/ric2017\/index.html\">http:\/\/rise.cse.iitm.ac.in\/ric2017\/index.html<\/a><\/p>\n<\/li>\n<li>Siddhartha B. Rai, Srinidhi M.S., Kuruvilla Varghese, and Srividhya R &#8220;Flow Control for Onboard Solid State Recorder&#8221; 4th International Conference on Electronics and Communication Systems, 24-25 Feb 2017, Coimbatore, India, pp. 65-69\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/document\/8067838\/\">http:\/\/ieeexplore.ieee.org\/document\/8067838\/<\/a><\/p>\n<\/li>\n<li>Saugata Datta, Kuruvilla Varghese, and Shayan Srinivasa, &#8220;A High Throughput Non-uniformly Quantized Binary SOVA Detector on FPGA&#8221;, 29th International Conference on VLSI Design (VLSID 2016), January 4-8, Kolkata, pp. 439-444.\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/stamp\/stamp.jsp?tp=&amp;arnumber=7434993\">http:\/\/ieeexplore.ieee.org\/stamp\/stamp.jsp?tp=&amp;arnumber=7434993<\/a><\/p>\n<\/li>\n<li>Anant Devi, Maulik Gandhi, Kuruvilla Varghese, and Dipanjan Gope, &#8220;Accelerating method of moments based package-board 3D parasitic extraction using FPGA&#8221; Microwave and Optical Technology Letters, Volume 58, Issue 4, pp. 776-783, April 2016\n<p><a href=\"http:\/\/onlinelibrary.wiley.com\/doi\/10.1002\/mop.29660\/abstract\">http:\/\/onlinelibrary.wiley.com\/doi\/10.1002\/mop.29660\/abstract<\/a><\/p>\n<\/li>\n<li>Sriram Venkateshan, Alap Patel, and Kuruvilla Varghese, &#8220;Hybrid Working Set Algorithm for SVM Learning With a Kernel Coprocessor on FPGA&#8221;, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 23, No. 10, pp. 2221-2232, Oct. 2015\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/stamp\/stamp.jsp?tp=&amp;arnumber=6933936\">http:\/\/ieeexplore.ieee.org\/stamp\/stamp.jsp?tp=&amp;arnumber=6933936<\/a><\/p>\n<\/li>\n<li>Anant Devi, Maulik Gandhi, Kuruvilla Varghese, and Dipanjan Gope, &#8220;Hardware Accelerator for 3D Method of Moments based Parasitic Extraction&#8221;, The 2013 IEEE Electrical Design of Advanced Packaging &amp; Systems (EDAPS) symposium, December 2013, Nara, Japan. pp. 100-103\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/xpl\/articleDetails.jsp?arnumber=6724399\">http:\/\/ieeexplore.ieee.org\/xpl\/articleDetails.jsp?arnumber=6724399<\/a><\/p>\n<\/li>\n<li>Karthikeyan P, Srijith Haridas, and Kuruvilla Varghese, &#8220;Transparent FPGA based Device for SQL DDoS Mitigation&#8221; International\u00a0 Conference on Field-Programmable Technology 2013 (ICFTP 2013), December 2013, Kyoto, Japan. pp. 82-89\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/xpl\/articleDetails.jsp?arnumber=6718334\">http:\/\/ieeexplore.ieee.org\/xpl\/articleDetails.jsp?arnumber=6718334<\/a><\/p>\n<\/li>\n<li>Jimit Shah, K.S. Raghunandan, and Kuruvilla Varghese, &#8220;HD Resolution Intra Prediction Architecture for H.264 Decoder&#8221; 25th IEEE International Conference on VLSI Design VLSID 2012, January 2012, Hyderabad, India. pp.107 &#8211; 112\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=6167737\">http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=6167737<\/a><\/p>\n<\/li>\n<li>Tejasvi Anand, Yagnesh Waghela, and Kuruvilla Varghese &#8220;A Scalable Network Port Scan Detection System on FPGA&#8221; IEEE International Conference on Field-Programmable Technology (FPT&#8217;11). December 2011, New Delhi, India. pp. 1-6\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=6132712\">http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=6132712<\/a><\/p>\n<\/li>\n<li>Gandhi Arpit, Raghavendra Adiga and Kuruvilla Varghese, &#8220;Space Efficient Diagonal Linear Space Sequence Alignment&#8221; 10th IEEE International Conference on Bioinformatics and Bioengineering (BIBE 2010) 3 June 2010, Philadelphia, pp. 244-249\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=5521681\">http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=5521681<\/a><\/p>\n<\/li>\n<li>Vrishali Vijay Nimbalkar, and Kuruvilla Varghese, &#8221; In-Channel Flow Control Scheme for Network-on-Chip&#8221; 16th Euromicro Conference on Digital Systems Design (DSD 2010), September 2010, France, pp. 459-466\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=5615566\">http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=5615566<\/a><\/p>\n<\/li>\n<li>Jimit Shah, Komanduri S. Raghunandan and Kuruvilla Varghese &#8220;Area Optimized H.264 Intra Prediction Architecture for 1080p HD Resolution&#8221;, 21st IEEE International Conference on Application-specific Systems, Architectures and Processors (ASAP 2010), July 2010, France, pp: 120-125\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=5540989&amp;tag=1\">http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=5540989&amp;tag=1<\/a><\/p>\n<\/li>\n<li>Vikas.G, Joy Kuri, and Kuruvilla Varghese, &#8220;Power Optimal Network-on-Chip Interconnect Design&#8221;, 22nd IEEE International SOC Conference, September, 2009, Northern Ireland, UK, pp. 147-150\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=5398071\">http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=5398071<\/a><\/p>\n<\/li>\n<li>Divyasree J, Rajashekar H, and Kuruvilla Varghese, &#8220;Dynamically Reconfigurable Regular Expression Matching Architecture&#8221; 20th IEEE International Conference on Application-specific Systems, Architectures and Processors 2008 (ASAP 2008), July 2008, Leuven, Belgium, pp. 120-125\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=4580165\">http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=4580165<\/a><\/p>\n<\/li>\n<li>Gajanan Jedhe, Arun Ramamoorthy and Kuruvilla Varghese, &#8220;A Scalable High Throughput Firewall in FPGA&#8221;, The 16th Annual IEEE Symposium on Field-Programmable Custom Computing Machines, 2008 (FCCM&#8217;08), April 2008, California, USA, pp. 43-52\n<p><a href=\"http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=4724888\">http:\/\/ieeexplore.ieee.org\/xpls\/abs_all.jsp?arnumber=4724888<\/a><\/p>\n<\/li>\n<\/ol>\n<p>[\/et_pb_text][\/et_pb_column][\/et_pb_row][\/et_pb_section][et_pb_section fb_built=&#8221;1&#8243; module_id=&#8221;Projects&#8221; _builder_version=&#8221;3.22&#8243; custom_padding=&#8221;1px|0px|54px|0px&#8221; transparent_background=&#8221;off&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;on&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][\/et_pb_section]<\/p>\n","protected":false},"excerpt":{"rendered":"<p>[et_pb_section fb_built=&#8221;1&#8243; admin_label=&#8221;section&#8221; _builder_version=&#8221;3.22&#8243; custom_padding=&#8221;54px|0px|4px|0px&#8221; transparent_background=&#8221;off&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;off&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][et_pb_row _builder_version=&#8221;3.25&#8243; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;off&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][et_pb_column type=&#8221;4_4&#8243; _builder_version=&#8221;3.0.47&#8243; custom_padding=&#8221;|||&#8221; custom_padding__hover=&#8221;|||&#8221;][et_pb_text _builder_version=&#8221;3.27.4&#8243; text_font=&#8221;Cardo||||&#8221; header_font=&#8221;Cardo||||&#8221; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; use_border_color=&#8221;off&#8221; border_style=&#8221;solid&#8221;] Kuruvilla Varghese [\/et_pb_text][\/et_pb_column][\/et_pb_row][et_pb_row column_structure=&#8221;1_4,3_4&#8243; admin_label=&#8221;row&#8221; _builder_version=&#8221;3.25&#8243; background_size=&#8221;initial&#8221; background_position=&#8221;top_left&#8221; background_repeat=&#8221;repeat&#8221; custom_padding=&#8221;24.45px|0px|22px|0px&#8221; make_fullwidth=&#8221;off&#8221; use_custom_width=&#8221;off&#8221; width_unit=&#8221;off&#8221; custom_width_px=&#8221;1080px&#8221; custom_width_percent=&#8221;80%&#8221;][et_pb_column type=&#8221;1_4&#8243; _builder_version=&#8221;3.0.47&#8243; custom_padding=&#8221;|||&#8221; custom_padding__hover=&#8221;|||&#8221;][et_pb_image src=&#8221;http:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/wp-content\/uploads\/sites\/8\/2024\/04\/KV-Snap-Feb-2024.jpg&#8221; align_tablet=&#8221;center&#8221; align_phone=&#8221;&#8221; align_last_edited=&#8221;on|desktop&#8221; [&hellip;]<\/p>\n","protected":false},"author":13,"featured_media":0,"parent":0,"menu_order":0,"comment_status":"closed","ping_status":"closed","template":"","meta":{"_et_pb_use_builder":"on","_et_pb_old_content":"","_et_gb_content_width":""},"_links":{"self":[{"href":"https:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/wp-json\/wp\/v2\/pages\/5"}],"collection":[{"href":"https:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/wp-json\/wp\/v2\/pages"}],"about":[{"href":"https:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/wp-json\/wp\/v2\/types\/page"}],"author":[{"embeddable":true,"href":"https:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/wp-json\/wp\/v2\/users\/13"}],"replies":[{"embeddable":true,"href":"https:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/wp-json\/wp\/v2\/comments?post=5"}],"version-history":[{"count":152,"href":"https:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/wp-json\/wp\/v2\/pages\/5\/revisions"}],"predecessor-version":[{"id":250,"href":"https:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/wp-json\/wp\/v2\/pages\/5\/revisions\/250"}],"wp:attachment":[{"href":"https:\/\/faculty.dese.iisc.ac.in\/kuruvilla\/wp-json\/wp\/v2\/media?parent=5"}],"curies":[{"name":"wp","href":"https:\/\/api.w.org\/{rel}","templated":true}]}}