# Selective Electron or Hole Conduction in Tungsten Diselenide (WSe<sub>2</sub>) Field-Effect Transistors by Sulfur-Assisted Metal-Induced Gap State Engineering

Ansh<sup>®</sup>, Jeevesh Kumar<sup>®</sup>, Gaurav Sheoran, Ravikesh Mishra, Srinivasan Raghavan, and Mayank Shrivastava<sup>®</sup>, *Senior Member, IEEE* 

Abstract—For semiconductor industry to replace silicon CMOS integrated circuits by 2-D semiconductors or transition metal dichalcogenides (TMDs), TMD-based n-FETs as well as p-FETs having performance better than Si FETs are a must. While a lot of literature demonstrates n-channel characteristics, the major roadblocks in the realization of TMD-based CMOS integrated circuit are the lack of approach to realize p-channel transistors having performance comparable to n-channel transistors, all realized over the same TMD substrate. To address this, we propose a new technique by engineering WSe<sub>2</sub>/metal interface to realize WSe<sub>2</sub>-based high-performance p- and n-channel transistors and therefore unveil its potential toward CMOS-integrated technology. The technique involves a dry process, based on the chemistry between the sulfur atom and WSe<sub>2</sub> surface, that induces unique metal-induced gap states in the source/drain (S/D) contact area, which causes improved hole (electron) injection when Cr (Ni) as S/D metal was used. This has enabled the controlled realization of high-performance WSe<sub>2</sub> FETs with desired polarity (N, P, or ambipolar), which solely depends on the contact metal used and contact engineering (CE)/surface engineering. Fundamental investigations on the effect of the proposed CE on metal-WSe<sub>2</sub> interface revealed interesting and counterintuitive facts, which very well corroborate with experimental observations.

Index Terms—CMOS integrated circuits, FET, metalinduced gap states (MIGSs), tungsten diselenide (WSe<sub>2</sub>).

#### I. INTRODUCTION

THE 2-D transition metal dichalcogenides (TMDs) [1] are "beyond graphene" 2-D materials with finite nonzero bandgap. This property along with the atomically thin surface

Manuscript received October 17, 2019; accepted November 18, 2019. Date of publication December 17, 2019; date of current version December 30, 2019. This work was supported by the NNetRA Program of MeitY, the Department of Science and Technology (DST), and the Ministry of Human Resource Development (MHRD), Government of India. The review of this article was arranged by Editor F. Schwierz. (*Corresponding author: Ansh.*)

Ansh, J. Kumar, G. Sheoran, and M. Shrivastava are with the Advanced Nanoelectronics Device and Circuit Research Laboratory, Department of Electronic Systems Engineering, Indian Institute of Science, Bengaluru 560012, India (e-mail: ansh@iisc.ac.in; mayank@iisc.ac.in).

R. Mishra and S. Raghavan are with the Centre for Nano Science and Engineering, Indian Institute of Science, Bengaluru 560012, India.

Color versions of one or more of the figures in this article are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TED.2019.2956781

of 2-D TMDs makes them indispensable for replacement of Si for sub-3-nm CMOS applications [2]. In order to establish a 2-D material-specific transistor technology for CMOS logic applications, it is of prime importance that both n- and p-type FETs exist over the same substrate with comparable performance. For 2-D materials, the absence of a tunable and CMOS compatible doping technique is a bottleneck in unveiling their full technological potential [3]. The polarity of 2-D TMD FET relies on the position at which the metal Fermi level pins when contacted with the TMD surface. Usually, surface defects in TMDs manifest themselves in band structure as energy states within the bandgap. For example, S vacancies in MoS<sub>2</sub> and WS<sub>2</sub> surfaces lead to bandgap states lying closer to the conduction band minimum (CBM) [4]. As a result, the metal Fermi level is strongly pinned closer to the conduction band, thereby facilitating electron conduction across the contact. This is a strong reason for the observed unipolar electron conduction or n-type behavior in MoS2 and  $WS_2$  FETs, irrespective of the metal work function [5]. Unlike MoS<sub>2</sub> and WS<sub>2</sub>, MoSe<sub>2</sub> and WSe<sub>2</sub> FETs exhibit ambipolar transistor behavior, which is attributed to a smaller bandgap and Fermi-level pinning (FLP) at the midgap energy level, respectively [6]. Still, in earlier works, the hole current reported was not significantly high. Besides, ambipolar conduction deteriorates the OFF-state characteristics of the device. For CMOS integration, the realization of unipolar n- and p-type FETs on the same material is preferred over ambipolar FETs, which ensures that the device metrics, such as leakage current, threshold voltage ( $V_T$ ), and ON-to-OFF current ratio (I<sub>ON</sub>/I<sub>OFF</sub>), or circuit metrics, such as noise margin and static power loss, do not deteriorate. To address this, a few groups performed theoretical or computational investigations to study the effect of possible dopants for 2-D materials to engineer the polarity [7]–[9]. However, experimental demonstrations to achieve polarity control in 2-D TMD FETs are rare [10], [11]. A few techniques involve doping during the growth process and others involve in the wet chemical process that leads to surface charge transfer to facilitate an increase in the specific carrier (electron or hole) concentration. Besides, electrostatic doping has proved to be another remarkable technique to realize the CMOS performance in WSe2 without achieving unipolar FETs [12]. In this article, we introduce a

0018-9383 © 2019 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 1. Schematic of standard and H<sub>2</sub>S-assisted S treated contact engineered WSe<sub>2</sub> FETs.

unique sulfur-based dry process that has enabled the controlled realization of n-channel FETs and p-channel FETs, with high performance, using the WSe<sub>2</sub> channel.

### **II. EXPERIMENTAL FRAMEWORK AND VALIDATION**

Fig. 1 shows the schematic of the proposed contact configuration (contact engineered) with introduced sulfur (S) atom in between source/drain (S/D) metal and WSe2. The same has been compared with the standard contact configuration. To introduce S atom between S/D metal and WSe<sub>2</sub>, exfoliated WSe<sub>2</sub> layers (exfoliated on top of a 90-nm thermally grown SiO<sub>2</sub> over  $p^{++}$ -doped Si substrate) were exposed to H<sub>2</sub>S at 350 °C inside a chemical vapor deposition (CVD) chamber before the S/D metal deposition.  $H_2S$  is widely used as the source of sulfur (S) in CVD of S-based TMDs. The primary reason to use H<sub>2</sub>S is that it decomposes on the surface of TMD surfaces [13] at lower temperatures and releases S. The mechanism of surface adsorption and subsequent addition of S atoms on the TMD surface is as follows. H<sub>2</sub>S partially breaks down at 350 °C on top of MoS<sub>2</sub> by first getting adsorbed at sites close to S vacancies and subsequent detachment of H<sub>2</sub> from the surface leaving behind S on top of TMD surface at thermodynamically favorable sites. In order to remove S from the surface, a subsequent catalytic step is involved, as discussed in [13]. WSe<sub>2</sub> is another TMD and is expected to have a similar surface dynamics as MoS<sub>2</sub>. Moreover, the electronegativity difference between S and Se is expected to help S to adsorb better on the surface of WSe<sub>2</sub>. This is the motivation behind exposing a nonsulfur TMD with H<sub>2</sub>S. The process followed in this article involves only the first step that is a low-temperature exposure of WSe<sub>2</sub> (at 350 °C) at the certain vapor pressure of carrier gas and flow rate of H<sub>2</sub>S. Fig. 2 shows a general mechanism of H<sub>2</sub>S decomposition on the surface of TMD (S- or Se-based). It is shown that S gets adsorbed on the TMD surface and can go to a thermodynamically favorable lattice site (discussed in the subsequent section). Before presenting the subsequent process steps, it is worth highlighting chemical changes introduced by the S treatment of WSe<sub>2</sub> by using X-ray photoelectron spectroscopy (XPS), as shown in Fig. 3. The following observations and resulting conclusion can be derived from the XPS spectra.

 Presence of S orbital's 2p peaks in treated flakes that were otherwise missing in pristine WSe<sub>2</sub> samples. This confirms the incorporation of S atom over WSe<sub>2</sub> surface.



Fig. 2. Decomposition of  $H_2S$  on the surface of TMD at lower temperature followed by metal deposition. (a) Schematic of TMD surface in H2S environment. (b) Adsorption of S on the surface of the TMD. (c) Presence of S impurities at the TMD surface after metal deposition.



Fig. 3. XPS spectra of WSe<sub>2</sub> before and after H<sub>2</sub>S-assisted S treatment.



Fig. 4. (a) Raman and (b) PL spectra of WSe $_2$  before and after H $_2$ S-assisted S treatment.

 Lowering of shoulders around W-5p and 4p peaks along with those around Se-3d peaks. Lowering of shoulders close to the peaks is often attributed to reduced defect density.

In order to ensure that such a treatment does not drastically change the fundamental molecular structure of WSe<sub>2</sub>, Raman and photoluminescence (PL) spectra are captured before and after the H<sub>2</sub>S exposure, as shown in Fig. 4. The presence of the E<sub>1g</sub> and A<sub>2g</sub> peaks implies that the fundamental molecular structure, which causes the corresponding Raman active modes in WSe<sub>2</sub>, is intact postexposure. A redshift is observed in the Raman spectra after exposure, which corresponds to the change in bond length due to added S over the WSe<sub>2</sub> crystal [14]. Moreover, a shift and spread in PL spectra, observed postexposure, implies the introduction of new states. Besides, a significant increase in the intensity of PL spectra implies a higher density of states (DOS) of introduced states postexposure when compared with DOS at valance band edge (VBM).

#### **III. DEVICE CHARACTERIZATION AND OBSERVATIONS**

Impact of S at the WSe<sub>2</sub>-metal interface (engineered contact) is explored by fabricating FETs using the standard scotch tape method. The developed process flow is shown



Fig. 5. Fabrication process flow for standard and engineered FETs.

in Fig. 5. Here, WSe<sub>2</sub> (from 2D Semiconductors) flakes (5-6 nm verified using optical microscope) are exfoliated on top of a 90-nm thermally grown  $SiO_2$  on  $p^{++}$ -doped Si substrate. Electron beam lithography is used to pattern the S/D contact regions that are subsequently exposed inside an electron beam evaporator to deposit the desired metal stack (Ni/Au or Cr/Au) of thickness 5/50 nm. Liftoff followed by 200 °C thermal anneal step is performed to complete the fabrication of standard (without H<sub>2</sub>S exposure) back-gated WSe<sub>2</sub> FETs with channel length  $(L_{CH}) = 1 \ \mu m$ . During the fabrication process, the channel region was masked by 15-nm Al<sub>2</sub>O<sub>3</sub> for both standard and contact-engineered devices. These FETs are then electrically characterized inside a vacuum probe station at room temperature. In order to quantify the effect of H<sub>2</sub>S exposure on the device behavior, the data are compared before and after H<sub>2</sub>S exposure. It is worth mentioning that the same uniformly thick flake is used to fabricate contactengineered (exposed to H<sub>2</sub>S) FETs by patterning the S/D regions on the unprocessed portion of the same flake that is used to fabricate the standard FETs. This is done to eliminate variability due to varying flake thicknesses across different flakes. Next, the samples are loaded inside a furnace kept at 350 °C with a H<sub>2</sub>S partial pressure of 20 torr after which the contact-engineered FETs are fabricated by following the exact same process as discussed earlier.

For standard devices, with Ni contact, ON current of n-FET  $(I_{\text{ON}_{n-\text{FET}}})$  was found to be 8.5  $\mu$ A/ $\mu$ m, whereas the same for p-FET ( $I_{ON_{p-FET}}$ ) was 130 pA/ $\mu$ m. In case of Cr contact in a standard device,  $I_{\text{ON}_{n-\text{FET}}}$  was found to be 5.8  $\mu$ A/ $\mu$ m, whereas  $I_{ON_{p-FET}}$  was 50 pA/ $\mu$ m. These trends depict a dominant n-channel conduction with marginal (50–100× lower) p-channel conduction, independent of S/D contact metal used in case of standard devices, which is consistent with the previous reports [15]. On the other hand, post-contact engineering (CE) 12× improvement in n-channel conduction  $(I_{\text{ON}_{n-\text{FET}}} = 112 \ \mu\text{A}/\mu\text{m})$ , in case of Ni contacts and significantly enhanced (2100×) p-channel conduction in case of Cr devices ( $I_{ON_{p-FET}} = 105 \ \mu A/\mu m$ ), was found (see Fig. 6). At the same time, p-channel conduction in Ni devices was negligibly changed ( $I_{\text{ON}_{p-\text{FET}}} = 1.35 \ \mu\text{A}/\mu\text{m}$ ), whereas n-channel conduction in Cr devices was suppressed ( $I_{ON_{n-FET}} =$ 2.1  $\mu A/\mu m$ ).



Fig. 6. Transfer characteristics of WSe<sub>2</sub> FETs before and after H<sub>2</sub>S-assisted CE with (a) Ni and (b) Cr S/D contact. (c) Current of (a) shown in log scale. (d) Current of (b) shown in log scale. Here, channel length (L<sub>CH</sub>) is 1  $\mu$ m, gate oxide thickness (T<sub>ox</sub>) is 90 nm, and drain voltage (V<sub>DS</sub>) is 4 V.

Fig. 7(a) and (b) compares the contact resistance ( $R_C$ ) of WSe<sub>2</sub> FETs, extracted using the Y-function method [16] with and without S introduction while using Ni and Cr S/D contact, respectively. To extract contact resistance, the following formula was used [16]:

$$\mathbf{R}_C = \frac{s_2}{s_1} V_{DS} \tag{1}$$

where

$$s_1 = \frac{dY_0}{dV_g}; \quad s_2 = \frac{dY}{dV_g} \tag{2}$$

$$Y_0 = \frac{1}{\sqrt{g_m}}; \quad Y = \frac{I_{DS}}{\sqrt{g_m}} \tag{3}$$

 $g_m$  (transconductance) and  $I_{DS}$  (drain-to-source current) are measured from the transfer characteristics obtained experimentally.

In post-CE, the contact resistance of Ni devices, for electron conduction, was found to reduce from 500  $\Omega$ - $\mu$ m (without CE) to 50  $\Omega$ - $\mu$ m (with CE). The same, however, for hole conduction with Ni contact remains in the range of 10–50 k $\Omega$ - $\mu$ m. Similarly, the contact resistance of Cr devices, for hole conduction, was found to reduce from 800 K $\Omega$ - $\mu$ m (without CE) to 100  $\Omega$ - $\mu$ m (with CE). In this case, R<sub>C</sub> for electron conduction increased from 1 to 10 k $\Omega$ - $\mu$ m in post-CE.

Significant reduction in contact resistance and its ohmic nature is further confirmed from the output characteristics, as shown in Fig. 8. It shows a linear rise in current at low-drain voltages when contact treatment was used. The same, however, shows the Schottky nature in case of standard contacts. It should be noted that the % improvement in R<sub>C</sub> for hole conduction post-CE is significantly larger in Cr-based devices (R<sub>C</sub> = 100  $\Omega$ - $\mu$ m) when compared with Ni-based S/D contact devices (R<sub>C</sub> = 10 k $\Omega$ - $\mu$ m). Similarly, R<sub>C</sub> for electron conduction post-CE reduced significantly in Ni-based devices



Fig. 7. Contact resistance (R<sub>C</sub>) extracted using the Y-function method [16] for standard and contact-engineered WSe<sub>2</sub> FETs with (a) Ni and (b) Cr S/D contacts. Here,  $V_{DS} = 4$  V.



Fig. 8. Output characteristics of WSe<sub>2</sub> FETs before and after H<sub>2</sub>S-assisted CE in the low-drain voltage regime with (a) and (b) Ni and (c) and (d) Cr S/D contact. Here, channel length ( $L_{CH}$ ) is 1  $\mu$ m and gate oxide thickness ( $T_{ox}$ ) is 90 nm. Positive gate voltage was chosen for WSe<sub>2</sub>/Ni (nMOS) devices, whereas negative gate voltage was chosen for WSe<sub>2</sub>/Cr (pMOS) devices while measuring the output characteristics.

 $(R_C = 50 \ \Omega - \mu m)$ , which apparently increased, post-CE, in case of Cr-based S/D contact devices ( $R_C = 10 \text{ K}\Omega - \mu \text{m}$ ). This is counter-intuitive as Ni being a high-work function metal should facilitate higher hole conduction (or reduced  $R_C$  for hole transport) and suppressed electron conduction (or increased  $R_C$  for electron transport) when compared with Cr-based devices, which is a low-work function metal. Cr being a low-work function metal should have facilitated enhanced electron conduction and suppressed hole conduction. It is worth highlighting that these contradictions are not related to unexpected trends related to other parameters affecting carrier transport. For instance, we noticed that the channel mobility ( $\mu_{eff} = (L \cdot t_{ox} \cdot g_m / \epsilon_{ox} \cdot W \cdot V_{DS})$  and its improvement follow the same trends as we have seen for the channel current, as shown in Fig. 9. It is found that contactengineered Ni-contacted WSe2 FETs exhibit higher electron mobility than the standard FETs, whereas Cr-contacted WSe<sub>2</sub> FETs exhibit significantly higher hole mobility after CE. These contradictions from the standard theory of



Fig. 9. Field-effect mobility extracted as a function of gate voltage.

metal-semiconductor interface make the situation intriguing, which suggests an atomistic treatment to the problem, to develop and reveal the underlying fundamental mechanism.

## IV. UNIQUE INTERFACE CHEMISTRY AND ITS IMPACT ON DEVICE BEHAVIOR

To address this, density functional theory (DFT)-based band structure and DOS calculations were performed for the following four topologies (see Fig. 10) while having interface with Cr or Ni: 1) pristine WSe<sub>2</sub> (T1); 2) with Se vacancy (T2); 3) with S over Se vacancy (T3); and 4) with S at the interstitial site over pristine WSe<sub>2</sub> surface (T4). T1 is the ideal or defectfree contact topology, whereas T2 depicts the case when the TMD surface is not completely defect free due to the finite density of chalcogen vacancies. In practice, for contacts without treatment, T1 and T2 will coexist. T3 and T4 are the possibilities post-S treatment, which is due to the introduction of S in T2 and T1, respectively. In engineered contacts, T3 and T4 can coexist. In addition, metal-TMD bond length in each case was extracted using ATK-based simulations. In case of Cr contact, the bond length was found to increase (from 1.67 to 2.16 Å) with S treatment. The same was found to reduce with S treatment in case of Ni contact (from 1.07 to 0.96 Å). In general, Ni contacts were found to have a smaller bond length when compared with Cr contacts. This depicts higher orbital interaction in case of Ni contact when compared with Cr contact.

As shown in Figs. 11 and 12, atomic interaction between Se vacancy, S at the interstitial site, and metal atoms resulted in metal-induced gap states (MIGSs) that lie between conduction band edge (CBM) and VBM. The energy distribution and density of these states are a strong function of topology and metal contact, which governs the n-/p-type/ambipolar behavior observed in different contact configurations. For instance, in case of contact with Cr, while the MIGS lies at a unique energy level in all cases, the trap state becomes donor type when Se vacancy was introduced (T2). The same, earlier (T1), was at the midgap level. Introduction of donor state enabled S/D Fermi-level movement close to CBM, which increases thermionic electron current contribution and results in an observable electron conduction in WSe<sub>2</sub> FET without S treatment. On the other hand, when the S treatment was introduced, MIGS moved to midgap level when introduced



DoS

Fig. 10. Various interface topologies optimized using ATK for bandstructure and DOS calculation.



Density of States (eV<sup>-1</sup>) Sub-bands 200400 600 800 500 (b) w/ Se Vacancy (T2) - Ni (a) Pristine WSe<sub>2</sub> (T1) – Ni 0 -1 e< Αſ КΗ ΜT АΓ КН А Energy ( 200 400 600 (d) w/ S at the interstitial site (c) w/ S over Se Vacancy (T3) Pristine WSe<sub>2</sub> surface Ni 0 0 (T4) – Ni ΜL AΓ КН Μ Αſ KΗ Wavevector, k

Fig. 11. Change in band structure (black dashed line) and DOS (red solid line) of  $WSe_2$  crystal in contact with Cr compared for the following topologies. (a) pristine  $WSe_2$  (T1). (b) With Se vacancy (T2). (c) With S over Se vacancy (T3). (d) With S at the interstitial site over pristine  $WSe_2$  surface (T4).

S atom-passivated Se vacancy (T3). The same resulted in degeneracy with VBM when S atom moved to the interstitial site (T4). Due to the defect state's degeneracy at VBM, the S/D Fermi level aligns with VBM, which significantly increases the thermionic hole current component and increases overall hole conduction in WSe<sub>2</sub> FET with S treatment and Cr contacts. Moreover, due to the S/D Fermi level aligns with VBM, thermionic injection of electron suffers, whereas attributed to increased bond length, which increases the tunnel barrier width, tunnel current component degrades significantly. As a result, collectively, electron current mitigates by an observable factor in case of WSe<sub>2</sub> FET with S treatment and Cr contacts.

In case of contact with Ni, MIGSs were found to be distributed across the bandgap between CBM and VBM. In case of T2 and T4, MIGSs near CBM support electron conduction.

Fig. 12. Change in band structure (black dashed line) and DOS (red solid line) of  $WSe_2$  crystal in contact with Ni compared for the following topologies. (a) Pristine  $WSe_2$  (T1). (b) With Se vacancy (T2). (c) With S over Se vacancy (T3). (d) With S at the interstitial site over pristine  $WSe_2$  surface (T4).

Moreover, the bond length was found to be smaller in Ni contact due to the stronger orbital interaction, when compared to Cr contact, which in conjunction with MIGS close to CBM dominate the electron conduction. With S treatment of WSe<sub>2</sub>–Ni interface (T4), the bond length was found to be further reduced due to the increased orbital interaction, which increases the tunnel and thermionic injection of electrons and leads to a significant increase in electron conduction in WSe<sub>2</sub> FET with S treatment and Ni contacts. Besides, a marginal improvement in hole current was seen in WSe<sub>2</sub> FET with S treatment for Ni contacts, which can be explained by the MIGS shift toward VBM and reduced bond length in case of T4. The improvement was, however, insignificant due to a rather marginal shift of MIGS, which does not allow thermionic hole conduction component to increase significantly. Moreover, due



Fig. 13. Effect of metal and contact treatment on: 1) Schottky barrier height ( $\phi$ ) due to the relative position of Fermi level in reference to CBM/VBM and its impact on electron's/hole's thermionic injection over the Schottky barrier; 2) tunnel barrier width ( $\zeta$ ) due to the change in bond length, which affects the tunnel current components; and 3) resulting change in thermionic as well as tunneling current components while accounting for  $\phi$  and  $\zeta$ .

to the higher tunneling mass of hole, tunneling current component too does not increase in proportion to electron tunneling as explained earlier.

#### V. CONCLUSION

To summarize and compare, Fig. 13 shows the impact of metal and contact treatment on: 1) barrier height ( $\phi$ ) due to the relative position of Fermi level in reference to CBM/VBM, which explains for electron's/hole's thermionic injection over the Schottky barrier; 2) tunnel barrier width ( $\zeta$ ) due to the change in bond length, which defines the tunnel current components; and 3) resulting change in thermionic as well as tunneling current components while accounting for  $\phi$  and  $\zeta$ . Such fundamental insights, coherent with experimental results, about the impact of the type of defect and metal species on WSe<sub>2</sub>-metal interface led to a controlled realization of n- and p-type FETs, thereby establishing another gateway for the development of complementary logic-based circuits on WSe<sub>2</sub>.

#### REFERENCES

- [1] K. F. Mak, C. Lee, J. Hone, J. Shan, and T. F. Heinz, "Atomically thin MoS<sub>2</sub>: A new direct-gap semiconductor," *Phys. Rev. Lett.*, vol. 105, no. 13, Sep. 2010, Art. no. 136805, doi: 10.1103/ PhysRevLett.105.136805.
- [2] S. Das, H.-Y. Chen, A. V. Penumatcha, and J. Appenzeller, "High performance multilayer MoS<sub>2</sub> transistors with scandium contacts," *Nano Lett.*, vol. 13, no. 1, pp. 100–105, Jan. 2013, doi: 10.1021/nl303583v.
- [3] H. Fang *et al.*, "Degenerate n-doping of few-layer transition metal dichalcogenides by potassium," *Nano Lett.*, vol. 13, no. 5, pp. 1991–1995, 2013, doi: 10.1021/nl400044m.
- [4] C. Gong, L. Colombo, R. M. Wallace, and K. Cho, "The unusual mechanism of partial Fermi level pinning at metal–MoS<sub>2</sub> interfaces," *Nano Lett.*, vol. 14, no. 4, pp. 1714–1720, Apr. 2014, doi: 10.1021/nl403465v.
- [5] S. Walia *et al.*, "Characterization of metal contacts for twodimensional MoS<sub>2</sub> nanoflakes," *Appl. Phys. Lett.*, vol. 103, Dec. 2013, Art. no. 232105, doi: 10.1063/1.4840317.

- [6] Y. Guo, D. Liu, and J. Robertson, "Chalcogen vacancies in monolayer transition metal dichalcogenides and Fermi level pinning at contacts," *Appl. Phys. Lett.*, vol. 106, no. 17, Apr. 2015, Art. no. 173106, doi: 10.1063/1.4919524.
- [7] J. Chang, S. Larentis, E. Tutuc, L. F. Register, and S. K. Banerjee, "Atomistic simulation of the electronic states of adatoms in monolayer MoS<sub>2</sub>," *Appl. Phys. Lett.*, vol. 104, no. 14, Apr. 2014, Art. no. 141603, doi: 10.1063/1.4870767.
- [8] P. Rastogi, S. Kumar, S. Bhowmick, A. Agarwal, and Y. S. Chauhan, "Doping strategies for monolayer MoS<sub>2</sub> via surface adsorption: A systematic study," *J. Phys. Chem. C*, vol. 118, no. 51, pp. 30309–30314, Dec. 2014, doi: 10.1021/jp510662n.
- [9] M. R. Laskar et al., "p-type doping of MoS<sub>2</sub> thin films using Nb," Appl. Phys. Lett., vol. 104, no. 9, 2014, Art. no. 092104, doi: 10.1063/1.4867197.
- [10] A. Nipane, D. Karmakar, N. Kaushik, S. Karande, and S. Lodha, "Fewlayer MoS<sub>2</sub> p-type devices enabled by selective doping using low energy phosphorus implantation," *ACS Nano*, vol. 10, no. 2, pp. 2128–2137, Feb. 2016, doi: 10.1021/acsnano.5b06529.
- [11] S. Chuang *et al.*, "MoS<sub>2</sub> p-type transistors and diodes enabled by high work function MoO<sub>x</sub> contacts," *Nano Lett.*, vol. 14, no. 3, pp. 1337–1342, Mar. 2014, doi: 10.1021/nl4043505.
- [12] G. V. Resta *et al.*, "Doping-free complementary logic gates enabled by two-dimensional polarity-controllable transistors," *ACS Nano*, vol. 12, no. 7, pp. 7039–7047, Jul. 2018, doi: 10.1021/acsnano. 8b02739.
- [13] A. N. Startsev *et al.*, "Low-temperature catalytic decomposition of hydrogen sulfide on metal catalysts under layer of solvent," *J. Sulfur Chem.*, vol. 37, no. 2, pp. 229–240, Mar. 2016, doi: 10.1080/17415993.2015.1126593.
- [14] B. Chakraborty, A. Bera, D. V. S. Muthu, S. Bhowmick, U. V. Waghmare, and A. K. Sood, "Symmetry-dependent phonon renormalization in monolayer MoS<sub>2</sub> transistor," *Phys. Rev. B, Condens. Matter*, vol. 85, no. 16, Apr. 2012, Art. no. 161403, doi: 10.1103/ PhysRevB.85.161403.
- [15] S. Das and J. Appenzeller, "WSe<sub>2</sub> field effect transistors with enhanced ambipolar characteristics," *Appl. Phys. Lett.*, vol. 103, no. 10, Sep. 2013, Art. no. 103501, doi: 10.1063/1.4820408.
- [16] C. Liu, Y. Xu, and Y.-Y. Noh, "Contact engineering in organic field-effect transistors," *Mater. Today*, vol. 18, no. 2, pp. 79–96, Mar. 2015. [Online]. Available: http://www.sciencedirect. com/science/article/pii/S1369702114003204